Please use this identifier to cite or link to this item: http://hdl.handle.net/1893/616
Full metadata record
DC FieldValueLanguage
dc.contributor.authorTurner, Kenneth Jen_UK
dc.contributor.authorArgul-Marin, F Javieren_UK
dc.contributor.authorLaing, Stephen Den_UK
dc.contributor.editorRolim, Joseen_UK
dc.date.accessioned2017-06-22T03:58:07Z-
dc.date.available2017-06-22T03:58:07Z-
dc.date.issued2000en_UK
dc.identifier.urihttp://hdl.handle.net/1893/616-
dc.description.abstractDigital hardware is treated as a collection of interacting parallel components. This permits the use of a standard formal technique for specification and analysis of circuit designs. The ANISEED method (Analysis In SDL Enhancing Electronic Design) is presented for specifying and analysing timing characteristics of hardware designs using SDL (Specification and Description Language). A signal carries a binary value and an optional time-stamp. Components and circuit designs are instances of block types in library packages. The library contains specifications of typical components in single/multi-bit and untimed/timed forms. Timing may be specified at an abstract, behavioural or structural level. Timing properties are investigated using an SDL simulator or validator. Consistency of temporal and functional aspects may be assessed between designs at different levels of detail. Timing characteristics of a design may also be inferred from validator traces. A variety of examples is used, ranging from a simple gate specification to realistic examples drawn from a standard hardware verification benchmark.en_UK
dc.language.isoenen_UK
dc.publisherSpringer Verlagen_UK
dc.relationTurner KJ, Argul-Marin FJ & Laing SD (2000) Concurrent Specification and Timing Analysis of Digital Hardware using SDL (extended version). In: Rolim J (ed.) Parallel and Distributed Processing. Lecture Notes in Computer Science, Volume 1800. IPDPS 2000 - International Parallel & Distributed Processing Symposium, Cancun, Mexico, 01.05.2000-05.05.2000. Berlin: Springer Verlag, pp. 1001-1008. https://doi.org/10.1007/3-540-45591-4en_UK
dc.relation.ispartofseriesLecture Notes in Computer Science, Volume 1800en_UK
dc.relation.urihttp://www.ipdps.org/ipdps2000/ipdps2000.htmen_UK
dc.rightsPublished by Springer Verlag. The original publication is available at www.springerlink.comen_UK
dc.titleConcurrent Specification and Timing Analysis of Digital Hardware using SDL (extended version)en_UK
dc.typeConference Paperen_UK
dc.identifier.doi10.1007/3-540-45591-4en_UK
dc.citation.spage1001en_UK
dc.citation.epage1008en_UK
dc.citation.publicationstatusPublisheden_UK
dc.citation.peerreviewedRefereeden_UK
dc.type.statusAM - Accepted Manuscripten_UK
dc.author.emailkjt@cs.stir.ac.uken_UK
dc.citation.btitleParallel and Distributed Processingen_UK
dc.citation.conferencedates2000-05-01 - 2000-05-05en_UK
dc.citation.conferencelocationCancun, Mexicoen_UK
dc.citation.conferencenameIPDPS 2000 - International Parallel & Distributed Processing Symposiumen_UK
dc.citation.isbn978-3-540-67442-9en_UK
dc.publisher.addressBerlinen_UK
dc.contributor.affiliationComputing Scienceen_UK
dc.contributor.affiliationUniversity of Stirlingen_UK
dc.contributor.affiliationUniversity of Stirlingen_UK
dc.identifier.wtid831237en_UK
dcterms.dateAccepted2000-12-31en_UK
dc.date.filedepositdate2008-12-16en_UK
rioxxterms.typeConference Paper/Proceeding/Abstracten_UK
rioxxterms.versionAMen_UK
local.rioxx.authorTurner, Kenneth J|en_UK
local.rioxx.authorArgul-Marin, F Javier|en_UK
local.rioxx.authorLaing, Stephen D|en_UK
local.rioxx.projectInternal Project|University of Stirling|https://isni.org/isni/0000000122484331en_UK
local.rioxx.contributorRolim, Jose|en_UK
local.rioxx.freetoreaddate2008-12-16en_UK
local.rioxx.licencehttp://www.rioxx.net/licenses/all-rights-reserved|2008-12-16|en_UK
local.rioxx.filenameconc-hw.pdfen_UK
local.rioxx.filecount1en_UK
local.rioxx.source978-3-540-67442-9en_UK
Appears in Collections:Computing Science and Mathematics Conference Papers and Proceedings

Files in This Item:
File Description SizeFormat 
conc-hw.pdfFulltext - Accepted Version137.82 kBAdobe PDFView/Open


This item is protected by original copyright



Items in the Repository are protected by copyright, with all rights reserved, unless otherwise indicated.

The metadata of the records in the Repository are available under the CC0 public domain dedication: No Rights Reserved https://creativecommons.org/publicdomain/zero/1.0/

If you believe that any material held in STORRE infringes copyright, please contact library@stir.ac.uk providing details and we will remove the Work from public display in STORRE and investigate your claim.